Performance Evaluation of RISC-V Architecture

Alluri, Lakshmaiah and Bhaskar, M. and Magadam, Hemant Jeeven (2021) Performance Evaluation of RISC-V Architecture. In: Advanced Aspects of Engineering Research Vol. 13. B P International, pp. 83-94. ISBN 978-93-91215-49-1

Full text not available from this repository.

Abstract

This study shows the Gem5 simulator to evaluate the performance of a RISC-V architecture-based processor. The Gem5 simulator is used to investigate the processor architecture's performance metrics such as bandwidth, latency, throughput, branch prediction, pipeline stages, and memory hierarchy. To find the best reference model for RISC-V architecture design and development, various simulation models are used. The cache memory functionality feature of this reference model is tested using the Universal Verification Methodology verification methodology (UVM).

In terms of execution time, hit rates, miss rates, and miss latencies, simulations show that both the programme and data cache have the maximum performance. Performance evaluation has been carried out for various con?gurations in Gem5 simulator to ?nd an optimal con?guration.

Item Type: Book Section
Subjects: STM Open Academic > Engineering
Depositing User: Unnamed user with email admin@eprint.stmopenacademic.com
Date Deposited: 30 Oct 2023 12:37
Last Modified: 30 Oct 2023 12:37
URI: http://publish.sub7journal.com/id/eprint/1423

Actions (login required)

View Item
View Item